A mixed-signal approach to high-performance low-power linear filters
Abstract
We present a new approach to the design of high-performance low-power linear filters. We use p-channel synapse transistors as analog memory cells, and mixed-signal circuits for fast low-power arithmetic. To demonstrate the effectiveness of our approach, we have built a 16-tap 7-b 200-MHz mired-signal finite-impulse response (FIR) filter that consumes 3 mW at 3.3 V, The filter uses synapse pFETs to store the analog tap coefficients, electron tunneling and hot-electron injection to modify the coefficient values, digital registers for the delay line, and multiplying digital-to-analog converters to multiply the digital delay-line values with the analog tap coefficients. The measured maximum clock speed is 225 MHz; the measured tap-multiplier resolution is 7 h at 200 MHz, The total die area is 0.13 mm(2). We can readily scale our design to longer delay lines.
Más información
Título según WOS: | ID WOS:000168315600014 Not found in local WOS DB |
Título de la Revista: | IEEE JOURNAL OF SOLID-STATE CIRCUITS |
Volumen: | 36 |
Número: | 5 |
Editorial: | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC |
Fecha de publicación: | 2001 |
Página de inicio: | 816 |
Página final: | 822 |
DOI: |
10.1109/4.918920 |
Notas: | ISI |