High-level multistep inverter optimization using a minimum number of power transistors

Dixon J.; Morán L

Abstract

Multilevel inverters with a large number of steps (more than 50 levels) can generate high quality voltage waveforms, good enough to be considered as suitable voltage template generators. Many levels or steps can follow a voltage reference with accuracy, and with the advantage that the generated voltage can be modulated in amplitude instead of pulse-width modulation. The main disadvantage of this type of topology is the large number of power supplies and semiconductors required to obtain these multistep voltage waveforms. This paper is focussed on minimizing the number of power supplies and semiconductors for a given number of levels. Different combinations of topologies are presented, and the corresponding mathematical relations have been derived. This paper shows optimized curves to obtain the relation between a minimum number of power semiconductors required for a given number of levels. Experimental results obtained from an optimized prototype, capable of generatng 81 levels of voltage with only four power supplies and 16 transistors per phase, are shown. © 2006 IEEE.

Más información

Título según WOS: High-level multistep inverter optimization using a minimum number of power transistors
Título según SCOPUS: High-level multistep inverter optimization using a minimum number of power transistors
Título de la Revista: IEEE TRANSACTIONS ON POWER ELECTRONICS
Volumen: 21
Número: 2
Editorial: IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Fecha de publicación: 2006
Página de inicio: 330
Página final: 337
Idioma: English
URL: http://ieeexplore.ieee.org/lpdocs/epic03/wrapper.htm?arnumber=1603664
DOI:

10.1109/TPEL.2005.869745

Notas: ISI, SCOPUS