Intergate Dielectric Engineering Toward Large P/E Window Planar NAND Flash

Breuil, L; Lisoni, JG; Blomme, P; Tan, CL; Van den Bosch, G; van Houdt, J

Keywords: crystallinity, NAND flash, dielectric leakage, hybrid floating gate (HFG), intergate dielectric (IGD)

Abstract

The required transition from control gate wraparound to planar structure for NAND flash scaling below 20-nm node causes important loss of coupling factor. In order to recover the program/erase (P/E) window, we develop a novel intergate dielectric (IGD) stack. Simulations identify an ideal three-layer structure that reduces leakage through the IGD and thus improves the memory window at controlled equivalent oxide thickness. A thorough materials investigation allowed to fabricate such three-layer IGD stacks, demonstrating more than 18 V P/E window, good retention, and endurance.

Más información

Título según WOS: Intergate Dielectric Engineering Toward Large P/E Window Planar NAND Flash
Título de la Revista: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volumen: 62
Número: 5
Editorial: IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Fecha de publicación: 2015
Página de inicio: 1484
Página final: 1490
Idioma: English
DOI:

10.1109/TED.2015.2413053

Notas: ISI