A 200MHz, 3mW, 16-tap mixed-signal FIR filter

Figueroa, M; Diorio, C; IEEE

Abstract

We have built a 16-tap, 7-bit, 200MHz, mixed-signal FIR filter that consumes 3mW at 3.3V. The filter uses p-channel synapse transistors to store the tap coefficients; electron tunneling and hot-electron injection to modify the tap weights; digital registers for the delay line; and multiplying digital-to-analog converters to multiply the digital delay-line values with the analog tap weights. The measured bandwidth is 225MHz; the measured tap multiplier resolution is 7 bits at 200MHz. The total die area is 0.13mm(2) we can readily scale the design to higher bit resolutions and longer delay-lines.

Más información

Título según WOS: ID WOS:000088359400057 Not found in local WOS DB
Título de la Revista: 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS
Editorial: IEEE
Fecha de publicación: 2000
Página de inicio: 214
Página final: 215
DOI:

10.1109/VLSIC.2000.852894

Notas: ISI