FPGA architecture for multi-style asynchronous logic

Huot, N; Dubreuil, H; Wehn, N; Benini, L

Abstract

This paper presents a novel FPGA architecture for implementing various styles of asynchronous logic. The main objective is to break the dependency between the FPGA architecture dedicated to asynchronous logic and the logic style. The innovative aspects of the architecture are described. Moreover the structure is well suited to be rebuilt and adapted to fit with further asynchronous logic evolutions thanks to the architecture genericity. A full-adder was implemented in different styles of logic to show the architecture flexibility.

Más información

Título según WOS: ID WOS:000228086900006 Not found in local WOS DB
Título de la Revista: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS
Editorial: IEEE COMPUTER SOC
Fecha de publicación: 2005
Página de inicio: 32
Página final: 33
DOI:

10.1109/DATE.2005.159

Notas: ISI